Part Number Hot Search : 
2SD0965R L2N7002 GRM155 LN543GA CAR1212 DCW1211 45012 26M00
Product Description
Full Text Search
 

To Download ADP3610 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 a
FEATURES Push-Pull Charge Pump Doubler Reduces Output Ripple +3.0 V to +3.6 V Operation V OUT > +5.4 V @ 320 mA Maximum Load Output Impedance, RTOTAL 1.66 Shutdown Capability Overvoltage Protection: VIN > +4 V Operating Temperature Range: -20 C to +85 C Thermally Enhanced 16-Lead TSSOP Package APPLICATIONS High Current Doublers LCD Panels Cellular Phones Inductorless Boost Converters
VIN
320 mA Switched Capacitor Voltage Doubler ADP3610
FUNCTIONAL BLOCK DIAGRAM
CP1 CM1 CP2 CM2 VOUT
GND
DRV
DRV
ADP3610
DRIVE LOGIC OVERVOLTAGE PROTECTION
1MHz OSC
SD
GENERAL DESCRIPTION The ADP3610 is a push-pull switched-capacitor converter voltage doubler. The term "push-pull" refers to two charge pumps working in parallel and in opposing phase to deliver charge to support the output voltage. When one capacitor is pumping charge to the output, the other is recharging. This technique minimizes voltage loss and output voltage ripple. The converter accommodates input voltages from +3 V to +3.6 V and can provide 320 mA using 2.2 F MLCC pump capacitors. Converter operation can be enabled or disabled simply by an input signal. The package is enhanced with Analog Devices' proprietary Thermal Coastline feature, which allows up to 980 mW of power dissipation at room temperature. The exceptionally thin TSSOP-16 package and the requirement of only capacitors (no inductors) to support the converter operation allows slim designs, e.g., for TFT or LCD display panels.
CP1 2.2 F
VIN CIN 1F VIN
VOUT
CO 1F
VOUT
ADP3610
GND SD
CP2 2.2 F
Figure 1. Typical Application Circuit
REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 1999
ADP3610-SPECIFICATIONS unless otherwise noted)
Parameter OPERATING SUPPLY RANGE QUIESCENT CURRENT INPUT OVP THRESHOLD TOTAL OUTPUT IMPEDANCE OUTPUT VOLTAGE Symbol VIN IQ VOVP RTOTAL VO
4
(-20 C TA +85 C, VIN = +3.3 V, CP1 = CP2 = 2.2 F, CO = 1 F, SD = GND,
1, 2, 3
Condition
Min 3.0
Typ
Max 3.6
Units V A mA V V V V V mA
SD = VIN SD = GND, IL = 0 mA IO = 0 mA to 320 mA IO = 240 mA, VIN = +3 V IO = 320 mA, VIN = +3 V IO = 240 mA, VIN = +3.3 V IO = 320 mA, VIN = +3.3 V 5.6 5.47 6.2 6.07 320 400 2.0
0.3 8.6 4 1 5.75 5.65 6.35 6.27
10
1.66
OUTPUT CURRENT OUTPUT SWITCHING FREQUENCY SD INPUT Logic Input High Input Current Logic Input Low Input Current
IO fSW VIH IIH VIL IIL
560
650
kHz V A V A
0.1 0.8 0.1
NOTES 1 Capacitors in the test circuit are multilayer ceramic type. 2 All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. 3 Junction temperature is influenced by ambient temperature, device mounting and heatsinking, and power dissipation which is a function of I/O voltages and load. 4 RTOTAL includes the switch resistance, and the equivalent series resistance of the 2.2 F (X7R) MLCC pump capacitors. Specifications subject to change without notice.
ABSOLUTE MAXIMUM RATINGS 1
ORDERING GUIDE
Input Voltage (V+ to GND) . . . . . . . . . . . . . . . . . . . . +4.0 V Output Short Circuit to GND (<1 A) . . . . . . . . . . . . . . 60 sec Power Dissipation JA2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +102C/W Operating Ambient Temperature Range . . . . -20C to +85C Storage Temperature Range . . . . . . . . . . . . -65C to +150C Lead Temperature Range (Soldering 10 sec) . . . . . . . +300C Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . +215C Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . +220C
NOTES 1 This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged. 2 JA is specified for worst case conditions with device soldered on a FR-4, 1 oz. copper clad four layer circuit board.
Model
Temperature Range
Package Description
Package Option
ADP3610ARU -20C to +85C Thin Shrink Small RU-16 Outline Package (TSSOP-16)
CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3610 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
-2-
REV. A
ADP3610
Table I. Other Members of ADP36xx Family 1 PIN FUNCTION DESCRIPTIONS
Model ADP3603 ADP3604
Output Current 50 mA 120 mA
Package Options2 SO-8 SO-8
Pin Comments Nom -3 V 3% Inverter Nom -3 V 3% Inverter 1, 8, 9, 15, 16 2
Name Function VIN Input Voltage. Pins 1, 8, 9, 15 and 16 must be connected together for proper operation. Shutdown. A logic low input allows normal operation. A logic high input shuts the device off. Pump Capacitor C1 Negative Input Ground. Pins 4, 5, 6, and 13 must be connected together for proper operation. Pump Capacitor C2 Negative Input Pump Capacitor C2 Positive Input Output Voltage. Pins 11 and 12 must be connected together for proper operation. Pump Capacitor C1 Positive Input
PIN CONFIGURATION
ADP3605-3 120 mA ADP3607-5 50 mA ADP3607 50 mA
SO-8, Nom -3 V 5% Inverter TSSOP-14 SO-8 SO-8 Nom 5 V 5% Boost Adjustable 5% Boost
SD
NOTES 1 See individual data sheets for detailed ordering information. 2 SO = Small Outline; TSSOP = Thin Shrink Small Outline Package.
3 4, 5, 6, 13 7 10 11, 12 14
CM1 GND CM2 CP2 VOUT CP1
Table II. Alternative Capacitor Technologies
Type
Life
High Freq
Temp
Size
Cost
Aluminum Electrolytic Capacitor Fair Multilayer Ceramic Capacitor Solid Tantalum Capacitor OS-CON Capacitor
Fair
Fair
Small
Low
VIN 1 SD 2
16 15 14
VIN VIN CP1
Long Above Avg Above Avg
Good
Poor*
Fair
High
CM1 3 GND 4
GND TOP VIEW GND 5 (Not to Scale) 12 VOUT
13
ADP3610
Avg Good
Avg Good
Avg Good
Avg Avg
GND 6 CM2 7 VIN 8
11 10 9
VOUT CP2 VIN
*Refer to capacitor manufacturer's data sheet for operation below 0C.
Table III. Recommended Capacitor Manufacturers
Manufacturer Sprague Sprague Nichicon Mallory TOKIN MuRata
Capacitor 672D, 673D, 674D, 678D 675D, 173D, 199D PF and PL TDC and TDL MLCC GRM
Capacitor Type Aluminum Electrolytic Tantalum Aluminum Electrolytic Tantalum Multilayer Ceramic Multilayer Ceramic
REV. A
-3-
ADP3610 -Typical Performance Characteristics
570
OSCILLATOR FREQUENCY - kHz 9.7 9.5
6.62 6.59
OUTPUT VOLTAGE - Volts
VIN = +3.6V
IL = 0mA
6.56 6.53 6.50 6.47 6.44 6.41 6.38 6.35 6.32 6.29 6.26 6.23 -20 -10
SUPPLY CURRENT - mA
565
9.3 9.1 8.9 8.7 8.5 8.3 8.1 7.9 VIN = +3.0V VIN = +3.3V
VIN = +3.3V IL = 0mA
560
555
VIN = +3.3V IL = 320mA
550 2.7
2.8 2.9 3.0 3.1 3.2 3.3 3.4 SUPPLY VOLTAGE - Volts
3.5 3.6
7.7 -20 -10
5
20 35 50 TEMPERATURE - C
65
80 85
5
20 35 50 TEMPERATURE - C
65
80 85
Figure 2. Oscillator Frequency vs. Supply Voltage
Figure 3. Supply Current vs. Temperature
Figure 4. Output Voltage vs. Temperature, VIN = +3.3 V
575
0.6
6.1
OSCILLATOR FREQUENCY - kHz
565 VIN = +3.3V 560
0.4
VIN = +3.6V VIN = +3.3V VIN = +3.0V
OUTPUT VOLTAGE - Volts 65 80 85
570
VIN = +3.0V
SUPPLY CURRENT - A
6.0
5.9
5.8
555
VIN = +3.6V
0.2
550
0 -20 -10
5.7
545 -20 -10
5
20 35 50 TEMPERATURE - C
65
80 85
5
20 35 50 TEMPERATURE - C
5.6
0
100 200 300 LOAD CURRENT - mA
400
Figure 5. Oscillator Frequency vs. Temperature
Figure 6. Supply Current in Shutdown Mode vs. Temperature
Figure 7. Output Voltage vs. Load Current for VIN = +3.0 V
6.7
7.3
OUTPUT VOLTAGE - Volts
6.5
OUTPUT VOLTAGE - Volts
6.6
7.2
7.1
6.4
7.0
6.3
6.9
6.2
0
100 200 300 LOAD CURRENT - mA
400
6.8
0
100 200 300 LOAD CURRENT - mA
400
Figure 8. Output Voltage vs. Load Current for VIN = +3.3 V
Figure 9. Output Voltage vs. Load Current for VIN = +3.6 V
-4-
REV. A
ADP3610
20
100
QUIESCENT CURRENT - IQ (mA)
80
IL = 320mA 15
EFFICIENCY - %
IL = 0mA 3.2 VIN - Volts 3.4 3.6
60
40
10
20
5 3.0
5 0 80 160 240 LOAD CURRENT - mA 320
Figure 10. Quiescent Current vs. Input Voltage
Figure 11. Efficiency vs. Load Current, VIN = +3.3 V
10V
VOUT
5V 0V
VO
VIN
SD
Figure 12. Output Voltage Ripple (IO = 320 mA, CP1 = CP2 = 2.2 F, CO = 1 F)
Figure 13. Start-Up Under Full Load (VIN = +3.6 V, IO = 320 mA)
Figure 14. Shutdown at Full Load (VIN = +3.3 V, IO = 320 mA)
REV. A
-5-
ADP3610
THEORY OF OPERATION
PHASE 1 VIN S1
A
The ADP3610 is an unregulated switched capacitor voltage doubler that provides an output voltage greater than 5.4 V from a +3.0 V to +3.6 V input. The unique push-pull voltage doubling architecture allows it to deliver a maximum of 320 mA output current. A typical application circuit, as shown in Figure 20, requires five small external capacitors. The ADP3610 has an internal 1 MHz oscillator that is divided by two and used to generate two nonoverlapping phase clocks. The basic principle behind a conventional switched capacitor voltage doubler is shown in Figure 15. During phase one, S1 and S2 are ON, charging the pump capacitor to the input voltage. In phase two, switches S1 and S2 are turned OFF and S3 and S4 are turned ON. During phase two, the pump capacitor is placed in series with the input voltage, thereby charging the output capacitor to the sum of input voltage and pump capacitor voltage, resulting in voltage doubling at the output terminal.
S3 + CP1
B
VOUT
S4
B
S2
A
S5
B
S7 + CP2
A
S8
A
S6
B
(a)
PHASE 2 VIN
S1
A
S3 + CP1
B
VOUT
S4
B
S2 S7 +
A
S5
B
A
VIN
S1
A
S4 + S2
P
B
CP2 VOUT
A
S8
A
S6
B
C S3
B
(b)
A B
PHASE PHASE 1 2
Figure 17. (a) Phase 1 "Push" Charging (b) Phase 2 "Pull" Charging
Overvoltage Protection
Figure 15. Conventional Voltage Doubler Configuration
The ADP3610 has two sets of switched capacitor voltage doublers connected in parallel delivering charge to the output as shown in Figure 16.
S1 VIN
A
The input voltage is scaled with a resistor network and compared to the bandgap reference voltage of 1.25 V by a 50 mV hysteresis comparator. When the input voltage exceeds 4.0 V, the overvoltage protection signal stops the oscillator.
VIN R1
S3 +
B
VOUT
ADP3610
50mV
CP1 S4
B
S2
A
OSC R2 EN
S5
B
S7 +
A
CP2 S8
A
BANDGAP = 1.25V
S6
B
Figure 18. Overvoltage Protection
Shutdown Mode
Figure 16. Switch Configuration Charging the Pump Capacitor
The two voltage doublers run in opposite phases, i.e., when one pump capacitor is being charged, the other is charging the output, as shown in Figure 17. In this architecture, one of the pump capacitors is always delivering charge to the output. As a result, output ripple is at a frequency that is double the switching frequency. This allows the use of a smaller output capacitor compared to a conventional voltage doubler.
The ADP3610's output can be disabled by pulling the SD pin high to a TTL/CMOS logic compatible level which will stop the internal oscillator. In shutdown mode, all analog circuitry including overvoltage protection is shut off, thereby reducing the quiescent current to 10 A typical. Applying a digital low level or tying the SD pin to ground will turn on the output. If the shutdown feature is not used, SD pin should be tied to the ground pin. The output voltage in shutdown mode is approximately VIN - 0.6 V.
-6-
REV. A
ADP3610
APPLICATION INFORMATION Capacitor Selection Pump Capacitor
The ADP3610's high internal oscillator frequency permits the use of small capacitors for both the pump and the output capacitors. For a given load current, factors affecting the output voltage performance are: * Pump (CP) and output (CO) capacitance * ESR of the CP and CO When selecting the capacitors, keep in mind that not all manufacturers guarantee capacitor ESR in the range required by the circuit. In general, the capacitor's ESR is inversely proportional to its physical size, so larger capacitance values and higher voltage ratings tend to reduce ESR. Since the ESR is also a function of the operating frequency, when selecting a capacitor, make sure its value is rated at the circuit's operating frequency. Another factor affecting capacitor performance is temperature. Figure 19 illustrates the temperature effect on various capacitors. Aluminium electrolytic capacitors lose their capacitance at low temperatures and their ESR increases considerably. Some capacitor technologies do offer improved performance over temperature; for example, certain tantalum capacitors provide good low temperature ESR but at a higher cost. Table II provides the ratings for different types of capacitor technologies to help the designer select the right capacitors for the application. The exact values of CIN and CO are not critical. However, low ESR capacitors such as solid tantalum and multilayer ceramic capacitors are recommended to minimize voltage loss at high currents. Table III shows a partial list of the recommended low ESR capacitor manufacturers. A small 1 F input bypass capacitor, preferably with low ESR, such as tantalum or multilayer ceramic, is recommended to reduce noise and supply transients and supply part of the peak input current drawn by the ADP3610. A large capacitor is recommended if the input supply is connected to the ADP3610 through long leads, or if the pulse current drawn by the device might affect other circuitry through supply coupling.
Output Capacitor Input Capacitor
The ADP3610 alternately charges CP to the input voltage when it is switched in parallel with the input supply, and then transfers charge to CO when it is switched in series with the input and connected to the output.
10
ALUMINUM CERAMIC 1.0 TANTALUM
ESR -
ORGANIC SEMIC TANTALUM 0.1 ORGANIC SEMIC CERAMIC ALUMINUM
0.01 -50
0
50
100
TEMPERATURE - C
Figure 19. ESR vs. Temperature
Power Dissipation
The power dissipation of the ADP3610 circuit must be limited so the junction temperature of the device does not exceed the maximum junction temperature rating. Total power dissipation is calculated as follows: PD = (2 VIN - VOUT) IOUT + VIN (IS) Where IOUT and IS are output current and supply current, VIN and VOUT are input and output voltages respectively. For example: assuming worst case conditions, VIN = 3 V, VOUT = 5.62 V, IOUT = 320 mA and IS = 14 mA. Calculated device power dissipation is: PD (6 V - 5.62 V) x 0.32 + 3 x (0.014) = 163.6 mW The proprietary thermal coastline package used in the ADP3610 has a thermal resistance of 102C/W. Therefore, the rise in junction temperature for this application would be: TRISE = 0.164 W x 102C/W = 16.7C
General Board Layout Guidelines
The output capacitor (CO) is alternately charged to the sum of input voltage and pump capacitor voltage when CP is switched in series with CO. The ESR of CO introduces steps in the VOUT waveform whenever the charge pump charges CO, which tends to increase VOUT ripple. Thus, ceramic or tantalum capacitors are recommended for CO to minimize ripple on the output. Note that as the capacitor value increases beyond the point where the dominant contribution to the output ripple is due to the ESR, no significant reduction in VOUT ripple is achieved by added capacitance. Multiple smaller capacitors can be connected in parallel to yield lower ESR and potential cost savings. For lighter loads, proportionally smaller capacitors are required. To reduce high frequency noise, bypass the output with a 0.1 F ceramic capacitor.
Since the ADP3610's internal switches turn on and off very fast, good PC board layout practices are critical to ensure optimal operation of the device. Improper layouts will result in poor load regulation, especially under heavy loads. Following these simple layout guidelines will improve output performance. 1. Use adequate ground and power traces or planes. 2. Use single point ground for device ground and input and output capacitor grounds. 3. Keep external components as close to the device as possible. 4. Use short traces from the input and output capacitors to the input and output pins respectively. 5. All multiple GND, VIN and VOUT pins must be connected together for proper operation.
REV. A
-7-
ADP3610
Unregulated Voltage Doubler
OUTPUT VOLTAGE - Volts
Figure 20 shows a typical application for the ADP3610 in unregulated voltage doubling mode. The inherent limit on the output voltage for a voltage doubler is two times the input voltage. However, due to the losses in the switches and ESR of capacitors, this scaling factor is somewhat reduced. Figure 21 shows the magnitude of unregulated output voltage as the load current is increased from 0 mA to 320 mA. This gives a measure of the equivalent resistance RTOTAL. RTOTAL is comprised of internal switch resistance and ESR of the capacitors.
CP1 2.2 F
SLOPE = RTOTAL = 6 - 5.62 = 1.18 0.32 6.0
(5.62, 320 mA) 4.5
3.0
1.5
CIN1 1F
1 2
ADP3610
VIN SD CM1 GND VIN 16 VIN 15 CP1 14 GND 13 VOUT 12 VOUT 11 CP2 10 VIN 9 OUTPUT VO = 6.2V CO @320mA 1F
0
0
100
200 LOAD CURRENT - mA VIN = 3 V
300
400
Figure 21. Load Regulation
INPUT VIN = 3.3V
3 4
5 GND 6
GND
CIN2 1F
7 CM2 8
VIN
CP2 2.2 F
Figure 20. Unregulated Voltage Doubler
-8-
REV. A
ADP3610
TFT LCD System Design
The ADP3610 is very useful for applications like notebook LCD displays which require a low profile solution. Figure 22 shows a typical LCD display application. A TFT LCD display requires +5 V main voltage and +17 V and -5 V auxiliary voltages. The ADP3610 doubles the input voltage, which is then fed through a discrete linear regulator to generate +5 V. The main voltage is also fed to the ADP3605, which inverts the input voltage to generate -5 V. The CP+ node of the ADP3605 pump capacitor is fed to a diode-capacitor ladder network to quadruple the main voltage, i.e., 4 x VMAIN - 6 x VDIODE 17 V.
CP1 2.2 F
ADP3610
1
VIN SD CM1 GND GND GND CM2 VIN
VIN 16 VIN 15 CP1 14 GND 13 VOUT 12 VOUT 11 CP2 10 VIN 9 470 TL431 24.9k 1F 1k 0.1 F 25.5k 1F VMAIN = 5V @ 150mA
VIN = 3.0V TO 3.6V
1F
2 3 4 5 6 7 8
1F
CP2 2.2 F VGH = 17V @ 3mA 2.2 F 2.2 F 1F 1F 1F 1F
ADP3605
CP+ 2.2 F GND CP- SD VIN 1F VOUT NC VSNS 2.2 F VGL = -5V @ 30mA
NC = NO CONNECT
Figure 22. LCD Display Application
REV. A
-9-
ADP3610
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
16-Lead Thin Shrink Small Outline Package (TSSOP) (RU-16)
C3442a-0-7/99
0.028 (0.70) 0.020 (0.50) 0.201 (5.10) 0.193 (4.90)
16 9
0.177 (4.50) 0.169 (4.30)
1
8
PIN 1 0.006 (0.15) 0.002 (0.05) 0.0433 (1.10) MAX 0.0118 (0.30) 0.0075 (0.19)
0.0256 SEATING (0.65) PLANE BSC
0.256 (6.50) 0.246 (6.25)
8 0 0.0079 (0.20) 0.0035 (0.090)
-10-
REV. A
PRINTED IN U.S.A.


▲Up To Search▲   

 
Price & Availability of ADP3610

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X